Tehniskie dokumenti
Specifikācija
Maximum Output Frequency
346MHz
Number of Elements per Chip
4
Mounting Type
Surface Mount
Minimum Output Frequency
2kHz
Package Type
QFN
Maximum Supply Current
279 mA
Pin Count
36
Maximum Input Frequency
710MHz
Dimensions
6 x 6 x 0.85mm
Height
0.85mm
Length
6mm
Maximum Operating Supply Voltage
3.63 V
Maximum Operating Temperature
+85 °C
Minimum Operating Supply Voltage
2.97 V
Minimum Operating Temperature
-40 °C
Width
6mm
Izcelsmes valsts
Taiwan, Province Of China
Produkta apraksts
Si531x/2x/6x/7x Jitter Attenuators, Silicon Labs
The Silicon Labs Si531x/2x/6x/7x jitter attenuators generate any combination of output frequencies from any input frequency. Using the Silicon Labs third-generation DSPLL architecture they simplify your clock tree design by replacing multiple clocks and oscillators. Minimising your BOM count and complexity.
€ 206,00
€ 41,20 Katrs (tiek piegadats Penali) (bez PVN)
€ 249,26
€ 49,85 Katrs (tiek piegadats Penali) (Ieskaitot PVN)
Industriālais iepakojums (Paplāte)
5
€ 206,00
€ 41,20 Katrs (tiek piegadats Penali) (bez PVN)
€ 249,26
€ 49,85 Katrs (tiek piegadats Penali) (Ieskaitot PVN)
Industriālais iepakojums (Paplāte)
5
Noliktavas stāvoklis patreiz nav pieejams
Lūdzu pārbaudiet vēlreiz vēlāk
Daudzums | Vienības cena |
---|---|
5 - 9 | € 41,20 |
10 - 24 | € 40,10 |
25+ | € 39,20 |
Tehniskie dokumenti
Specifikācija
Maximum Output Frequency
346MHz
Number of Elements per Chip
4
Mounting Type
Surface Mount
Minimum Output Frequency
2kHz
Package Type
QFN
Maximum Supply Current
279 mA
Pin Count
36
Maximum Input Frequency
710MHz
Dimensions
6 x 6 x 0.85mm
Height
0.85mm
Length
6mm
Maximum Operating Supply Voltage
3.63 V
Maximum Operating Temperature
+85 °C
Minimum Operating Supply Voltage
2.97 V
Minimum Operating Temperature
-40 °C
Width
6mm
Izcelsmes valsts
Taiwan, Province Of China
Produkta apraksts
Si531x/2x/6x/7x Jitter Attenuators, Silicon Labs
The Silicon Labs Si531x/2x/6x/7x jitter attenuators generate any combination of output frequencies from any input frequency. Using the Silicon Labs third-generation DSPLL architecture they simplify your clock tree design by replacing multiple clocks and oscillators. Minimising your BOM count and complexity.